亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁| 資源下載| 資源專輯| 精品軟件
登錄| 注冊

embedded-System-Design

  • Building a RISC System in an FPGA

    Building a RISC System in an FPGA

    標簽: Building System RISC FPGA

    上傳時間: 2013-09-04

    上傳用戶:朗朗乾坤

  • EDA系統軟件ispDesignExpert System 環境下進行數字系統設計

    本設計的基本要求是以復雜可編程邏輯器件CPLD為基礎,通過在EDA系統軟件ispDesignExpert System 環境下進行數字系統設計,熟練掌握該環境下的功能仿真,時間仿真,管腳鎖定和芯片下載。 本系統基本上比較全面的模擬了計數式數字頻率計,廣泛應用于工業、民用等各個領域,具有一定的開發價值。

    標簽: ispDesignExpert System EDA 系統軟件

    上傳時間: 2013-09-05

    上傳用戶:文993

  • Allegro design guide

    Allegro design guide \r\nAllegro design guide

    標簽: Allegro design guide

    上傳時間: 2013-09-07

    上傳用戶:mnacyf

  • System will automatically delete the directory

    System will automatically delete the directory

    標簽: automatically directory System delete

    上傳時間: 2013-09-09

    上傳用戶:toyoad

  • DESCRIPTION: DDS design BY PLD DEVICES

    * DESCRIPTION: DDS design BY PLD DEVICES.\r\n *\r\n * AUTHOR: Sun Yu\r\n *\r\n * HISTORY: 12/06/2002 \r\n *

    標簽: DESCRIPTION DEVICES design DDS

    上傳時間: 2013-09-09

    上傳用戶:jokey075

  • protel99se pcb design

    protel99se pcb design

    標簽: protel design pcb 99

    上傳時間: 2013-09-11

    上傳用戶:dyctj

  • Verilog Coding Style for Efficient Digital Design

      In this paper, we discuss efficient coding and design styles using verilog. This can beimmensely helpful for any digital designer initiating designs. Here, we address different problems rangingfrom RTL-Gate Level simulation mismatch to race conditions in writing behavioral models. All theseproblems are accompanied by an example to have a better idea, and these can be taken care off if thesecoding guidelines are followed. Discussion of all the techniques is beyond the scope of this paper, however,here we try to cover a few of them.

    標簽: Efficient Verilog Digital Coding

    上傳時間: 2013-11-22

    上傳用戶:han_zh

  • US Navy VHDL Modelling Guide

      This document was developed under the Standard Hardware and Reliability Program (SHARP) TechnologyIndependent Representation of Electronic Products (TIREP) project. It is intended for use by VHSIC HardwareDescription Language (VHDL) design engineers and is offered as guidance for the development of VHDL modelswhich are compliant with the VHDL Data Item Description (DID DI-EGDS-80811) and which can be providedto manufacturing engineering personnel for the development of production data and the subsequent productionof hardware. Most VHDL modeling performed to date has been concentrated at either the component level orat the conceptual system level. The assembly and sub-assembly levels have been largely disregarded. Under theSHARP TIREP project, an attempt has been made to help close this gap. The TIREP models are based upon lowcomplexity Standard Electronic Modules (SEM) of the format A configuration. Although these modules are quitesimple, it is felt that the lessons learned offer guidance which can readily be applied to a wide range of assemblytypes and complexities.

    標簽: Modelling Guide Navy VHDL

    上傳時間: 2014-12-23

    上傳用戶:xinhaoshan2016

  • Allegro-Design-Editor-Tutorial_ade_tut

    Trademarks: Trademarks and service marks of Cadence Design Systems, Inc. (Cadence) contained in

    標簽: Allegro-Design-Editor-Tutorial_ad e_tut

    上傳時間: 2014-08-09

    上傳用戶:龍飛艇

  • 基于ADF4111的鎖相環頻率合成器設計

    為得到性能優良、符合實際工程的鎖相環頻率合成器,提出了一種以ADI的仿真工具ADIsimPLL為基礎,運用ADS(Advanced Design System 2009)軟件的快速設計方法。采用此方法設計了頻率輸出為930~960 MHz的頻率合成器。結果表明該頻率合成器的鎖定時間、相位噪聲以及相位裕度等指標均達到了設計目標。

    標簽: 4111 ADF 鎖相環 頻率合成器

    上傳時間: 2013-12-16

    上傳用戶:萍水相逢

主站蜘蛛池模板: 江都市| 班玛县| 阿尔山市| 会昌县| 逊克县| 民权县| 襄城县| 哈巴河县| 金溪县| 股票| 合山市| 镇赉县| 双鸭山市| 普安县| 嘉兴市| 日土县| 合作市| 滕州市| 义马市| 玉溪市| 昌乐县| 双柏县| 延吉市| 桐庐县| 嘉义县| 阳曲县| 花莲县| 曲麻莱县| 炎陵县| 新沂市| 开远市| 鄱阳县| 林州市| 韩城市| 黄山市| 永州市| 宁化县| 杭州市| 来安县| 凯里市| 张家港市|