亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲(chóng)蟲(chóng)首頁(yè)| 資源下載| 資源專(zhuān)輯| 精品軟件
登錄| 注冊(cè)

butterfly

  • C Programming for Microcontrollers : Featuring ATMEL’s AVR butterfly and the Free WinAVR Compiler :

    C Programming for Microcontrollers : Featuring ATMEL’s AVR butterfly and the Free WinAVR Compiler : Joe Pardue SmileyMicros.com

    標(biāo)簽: Microcontrollers Programming Featuring butterfly

    上傳時(shí)間: 2014-01-01

    上傳用戶:jcljkh

  • In this paper, we describe the development of a mobile butterfly-watching learning (BWL) system to

    In this paper, we describe the development of a mobile butterfly-watching learning (BWL) system to realize outdoor independent learning for mobile learners. The mobile butterfly-watching learning system was designed in a wireless mobile ad-hoc learning environment. This is first result to provide a cognitive tool with supporting the independent learning by applying PDA with wireless communication technology to extend learning outside of the classroom. Independent learning consists of self-selection, self-determination, self-modification, and self-checking.

    標(biāo)簽: butterfly-watching development describe learning

    上傳時(shí)間: 2014-11-26

    上傳用戶:waizhang

  • butterfly MP3源代碼

    butterfly MP3源代碼,完整的mp3自己制作源碼

    標(biāo)簽: butterfly MP3 源代碼

    上傳時(shí)間: 2015-10-03

    上傳用戶:helmos

  • butterfly avrisp for atmel atmega

    butterfly avrisp for atmel atmega

    標(biāo)簽: butterfly avrisp atmega atmel

    上傳時(shí)間: 2016-02-08

    上傳用戶:lyy1234

  • 這是06年4月剛剛完成的程序

    這是06年4月剛剛完成的程序,從opencore.org下載而來(lái)。用vhdl語(yǔ)言描寫(xiě),以及matlab仿真,testbench,以及在xinlinx上的綜合。 The MDCT core is two dimensional discrete cosine transform implementation designed for use in compression systems like JPEG. Architecture is based on parallel distributed arithmetic with butterfly computation.

    標(biāo)簽: 程序

    上傳時(shí)間: 2013-12-16

    上傳用戶:123啊

  • 基于FPGA設(shè)計(jì)的相關(guān)論文資料大全 84篇

    基于FPGA設(shè)計(jì)的相關(guān)論文資料大全 84篇用FPGA實(shí)現(xiàn)FFT的研究 劉朝暉  韓月秋 摘 要 目的 針對(duì)高速數(shù)字信號(hào)處理的要求,給出了用現(xiàn)場(chǎng)可編程門(mén)陣列(FPGA)實(shí)現(xiàn)的 快速傅里葉變換(FFT)方案.方法 算法為按時(shí)間抽取的基4算法,采用遞歸結(jié)構(gòu)的塊浮點(diǎn)運(yùn) 算方案,蝶算過(guò)程只擴(kuò)展兩個(gè)符號(hào)位以適應(yīng)雷達(dá)信號(hào)處理的特點(diǎn),乘法器由陣列乘法器實(shí) 現(xiàn).結(jié)果 采用流水方式保證系統(tǒng)的速度,使取數(shù)據(jù)、計(jì)算旋轉(zhuǎn)因子、復(fù)乘、DFT等操作協(xié) 調(diào)一致,在計(jì)算、通信和存儲(chǔ)間取得平衡,避免了瓶頸的出現(xiàn).結(jié)論 實(shí)驗(yàn)表明,用FPGA 實(shí)現(xiàn)高速數(shù)字信號(hào)處理的算法是一個(gè)可行的方案. 關(guān)鍵詞 離散傅里葉變換; 快速傅里葉變換; 塊浮點(diǎn)運(yùn)算; 可編程門(mén)陣列 分類(lèi)號(hào) TP39; TN957.511 Implementation of FFT with FPGA Technology Liu Zhaohui  Han Yueqiu (Department of Electronics Engineering, Beijing Institute of Technology, Beijing 100081) Abstract Aim To propose a scheme for implementing FFT with FPGA in accor-dance with the requirement for high speed digital signal processing. Methods The structure of FPGA and requirement of system were considered in the experiment, radix-4 algorithm of DIT and recursive structure were adopted. The group float point arithmetic operation was used in the butterfly and the array multiplier was used to realize multiplication. Results The pipeline pattern was used to ensure the system speed, it made fetching data, calculating twiddle factor, complex multiplication and D

    標(biāo)簽: fpga

    上傳時(shí)間: 2022-03-23

    上傳用戶:

主站蜘蛛池模板: 丘北县| 荣昌县| 鹤壁市| 合江县| 天长市| 庆云县| 吉林省| 朝阳县| 井陉县| 上栗县| 安国市| 辽阳县| 抚远县| 汨罗市| 错那县| 凤翔县| 温泉县| 怀安县| 溆浦县| 蒙阴县| 武义县| 屯门区| 天峨县| 怀仁县| 黄骅市| 施甸县| 盘山县| 中江县| 凤凰县| 辛集市| 韶关市| 祁东县| 德钦县| 航空| 邢台县| 赤峰市| 蓝山县| 锦州市| 崇左市| 诸暨市| 洛浦县|