亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁(yè)| 資源下載| 資源專輯| 精品軟件
登錄| 注冊(cè)

a-top-down

  • PCB設(shè)計(jì)軟件ExpressPCB 下載

    ExpressPCB 是一款免費(fèi)的PCB設(shè)計(jì)軟件,簡(jiǎn)單實(shí)使。可以畫雙層板。 Our Free PCB software is a snap to learn and use. For the first time, designing circuit boards is simple for the beginner and efficient for the professional.   Our board manufacturing service makes top quality two and four layer PCBs. Use our MiniBoard service and pay only $51 for three boards (plus $8 shipping).

    標(biāo)簽: ExpressPCB PCB 設(shè)計(jì)軟件

    上傳時(shí)間: 2013-11-15

    上傳用戶:lchjng

  • MR-E-A伺服手冊(cè)

    MR-E-A伺服手冊(cè)

    標(biāo)簽: MR-E-A 伺服

    上傳時(shí)間: 2013-10-30

    上傳用戶:半熟1994

  • PCB設(shè)計(jì)軟件ExpressPCB 下載

    ExpressPCB 是一款免費(fèi)的PCB設(shè)計(jì)軟件,簡(jiǎn)單實(shí)使。可以畫雙層板。 Our Free PCB software is a snap to learn and use. For the first time, designing circuit boards is simple for the beginner and efficient for the professional.   Our board manufacturing service makes top quality two and four layer PCBs. Use our MiniBoard service and pay only $51 for three boards (plus $8 shipping).

    標(biāo)簽: ExpressPCB PCB 設(shè)計(jì)軟件

    上傳時(shí)間: 2013-10-09

    上傳用戶:1047385479

  • MR-E-A伺服手冊(cè)

    MR-E-A伺服手冊(cè)

    標(biāo)簽: MR-E-A 伺服

    上傳時(shí)間: 2013-10-16

    上傳用戶:liaocs77

  • Create a 1-Wire Master with Xilinx PicoBlaze

    Abstract: Designers who must interface 1-Wire temperature sensors with Xilinx field-programmable gate arrays(FPGAs) can use this reference design to drive a DS28EA00 1-Wire slave device. The downloadable softwarementioned in this document can also be used as a starting point to connect other 1-Wire slave devices. The systemimplements a 1-Wire master connected to a UART and outputs temperature to a PC from the DS28EA00 temperaturesensor. In addition, high/low alarm outputs are displayed from the DS28EA00 PIO pins using LEDs.

    標(biāo)簽: PicoBlaze Create Master Xilinx

    上傳時(shí)間: 2013-11-12

    上傳用戶:大三三

  • 《器件封裝用戶向?qū)А焚愳`思產(chǎn)品封裝資料

    Introduction to Xilinx Packaging Electronic packages are interconnectable housings for semiconductor devices. The major functions of the electronic packages are to provide electrical interconnections between the IC and the board and to efficiently remove heat generated by the device. Feature sizes are constantly shrinking, resulting in increased number of transistors being packed into the device. Today's submicron technology is also enabling large-scale functional integration and system-on-a-chip solutions. In order to keep pace with these new advancements in silicon technologies, semiconductor packages have also evolved to provide improved device functionality and performance. Feature size at the device level is driving package feature sizes down to the design rules of the early transistors. To meet these demands, electronic packages must be flexible to address high pin counts, reduced pitch and form factor requirements. At the same time,packages must be reliable and cost effective.

    標(biāo)簽: 封裝 器件 用戶 賽靈思

    上傳時(shí)間: 2013-11-21

    上傳用戶:不懂夜的黑

  • AstroII-EVB-F1K(A)-L144開發(fā)板用戶指南

        AstroII-EVB-F1K(A)-L144開發(fā)板用戶指南

    標(biāo)簽: AstroII-EVB-F 144 開發(fā)板 用戶

    上傳時(shí)間: 2013-11-08

    上傳用戶:liuchee

  • CV181L-A-20_Specification_V1.0(大功放)

    cv181l-a-20

    標(biāo)簽: Specification_V 181 1.0 L-A

    上傳時(shí)間: 2013-10-20

    上傳用戶:ikemada

  • Employing a Single-Chip Transceiver in Femtocell Base-Station Applications

    Abstract: This application note discusses the development and deployment of 3G cellular femtocell base stations. The technicalchallenges for last-mile residential connectivity and adding system capacity in dense urban environments are discussed, with 3Gfemtocell base stations as a cost-effective solution. Maxim's 3GPP TS25.104-compliant transceiver solution is presented along withcomplete radio reference designs such as RD2550. For more information on the RD2550, see reference design 5364, "FemtocellRadio Reference Designs Using the MAX2550–MAX2553 Transceivers."

    標(biāo)簽: Base-Station Applications Single-Chip Transceiver

    上傳時(shí)間: 2013-11-05

    上傳用戶:超凡大師

  • 擴(kuò)頻通信芯片STEL-2000A的FPGA實(shí)現(xiàn)

    針對(duì)傳統(tǒng)集成電路(ASIC)功能固定、升級(jí)困難等缺點(diǎn),利用FPGA實(shí)現(xiàn)了擴(kuò)頻通信芯片STEL-2000A的核心功能。使用ISE提供的DDS IP核實(shí)現(xiàn)NCO模塊,在下變頻模塊調(diào)用了硬核乘法器并引入CIC濾波器進(jìn)行低通濾波,給出了DQPSK解調(diào)的原理和實(shí)現(xiàn)方法,推導(dǎo)出一種簡(jiǎn)便的引入?仔/4固定相移的實(shí)現(xiàn)方法。采用模塊化的設(shè)計(jì)方法使用VHDL語(yǔ)言編寫出源程序,在Virtex-II Pro 開發(fā)板上成功實(shí)現(xiàn)了整個(gè)系統(tǒng)。測(cè)試結(jié)果表明該系統(tǒng)正確實(shí)現(xiàn)了STEL-2000A的核心功能。 Abstract:  To overcome drawbacks of ASIC such as fixed functionality and upgrade difficulty, FPGA was used to realize the core functions of STEL-2000A. This paper used the DDS IP core provided by ISE to realize the NCO module, called hard core multiplier and implemented CIC filter in the down converter, described the principle and implementation detail of the demodulation of DQPSK, and derived a simple method to introduce a fixed phase shift of ?仔/4. The VHDL source code was designed by modularity method , and the complete system was successfully implemented on Virtex-II Pro development board. Test results indicate that this system successfully realize the core function of the STEL-2000A.

    標(biāo)簽: STEL 2000 FPGA 擴(kuò)頻通信

    上傳時(shí)間: 2013-11-19

    上傳用戶:neu_liyan

主站蜘蛛池模板: 怀来县| 理塘县| 盈江县| 民丰县| 台南市| 肥西县| 焦作市| 闽清县| 阳西县| 龙川县| 贵州省| 武鸣县| 嘉黎县| 清河县| 崇信县| 曲水县| 长岭县| 肇源县| 湛江市| 平南县| 深州市| 新蔡县| 西和县| 长汀县| 宣城市| 舞阳县| 岳池县| 潞西市| 星子县| 安国市| 灌阳县| 新安县| 新郑市| 维西| 吴忠市| 岑溪市| 大悟县| 江华| 衡山县| 博乐市| 鄂托克旗|