亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁| 資源下載| 資源專輯| 精品軟件
登錄| 注冊

SCILab-EMB

  • 基于scilab軟件的gmsk信號的調(diào)制

    基于scilab軟件的gmsk信號的調(diào)制

    標(biāo)簽: scilab gmsk 軟件 信號

    上傳時間: 2013-12-04

    上傳用戶:lanhuaying

  • 使用Scilab編寫的粒子群算法

    使用Scilab編寫的粒子群算法,例子比較簡單,無混沌搜索

    標(biāo)簽: Scilab 編寫 粒子群算法

    上傳時間: 2017-06-15

    上傳用戶:lnnn30

  • 基于Scilab的粒子群算法代碼

    基于Scilab的粒子群算法代碼,Scilab是一個功能和matlab差不多的開源軟件

    標(biāo)簽: Scilab 粒子群算法 代碼

    上傳時間: 2017-09-14

    上傳用戶:小寶愛考拉

  • 科學(xué)計算自由軟件SCILAB基礎(chǔ)教程

    科學(xué)計算自由軟件SCILAB基礎(chǔ)教程,使用講解

    標(biāo)簽: SCILAB 計算 自由軟件 基礎(chǔ)教程

    上傳時間: 2021-10-10

    上傳用戶:lanxin_eeworm

  • Xilinx UltraScale:新一代架構(gòu)滿足您的新一代架構(gòu)需求(EN)

      中文版詳情瀏覽:http://www.elecfans.com/emb/fpga/20130715324029.html   Xilinx UltraScale:The Next-Generation Architecture for Your Next-Generation Architecture    The Xilinx® UltraScale™ architecture delivers unprecedented levels of integration and capability with ASIC-class system- level performance for the most demanding applications.   The UltraScale architecture is the industr y's f irst application of leading-edge ASIC architectural enhancements in an All Programmable architecture that scales from 20 nm planar through 16 nm FinFET technologies and beyond, in addition to scaling from monolithic through 3D ICs. Through analytical co-optimization with the X ilinx V ivado® Design Suite, the UltraScale architecture provides massive routing capacity while intelligently resolving typical bottlenecks in ways never before possible. This design synergy achieves greater than 90% utilization with no performance degradation.   Some of the UltraScale architecture breakthroughs include:   • Strategic placement (virtually anywhere on the die) of ASIC-like system clocks, reducing clock skew by up to 50%    • Latency-producing pipelining is virtually unnecessary in systems with massively parallel bus architecture, increasing system speed and capability   • Potential timing-closure problems and interconnect bottlenecks are eliminated, even in systems requiring 90% or more resource utilization   • 3D IC integration makes it possible to build larger devices one process generation ahead of the current industr y standard    • Greatly increased system performance, including multi-gigabit serial transceivers, I/O, and memor y bandwidth is available within even smaller system power budgets   • Greatly enhanced DSP and packet handling   The Xilinx UltraScale architecture opens up whole new dimensions for designers of ultra-high-capacity solutions.

    標(biāo)簽: UltraScale Xilinx 架構(gòu)

    上傳時間: 2013-11-13

    上傳用戶:瓦力瓦力hong

  • Xilinx UltraScale:新一代架構(gòu)滿足您的新一代架構(gòu)需求(EN)

      中文版詳情瀏覽:http://www.elecfans.com/emb/fpga/20130715324029.html   Xilinx UltraScale:The Next-Generation Architecture for Your Next-Generation Architecture    The Xilinx® UltraScale™ architecture delivers unprecedented levels of integration and capability with ASIC-class system- level performance for the most demanding applications.   The UltraScale architecture is the industr y's f irst application of leading-edge ASIC architectural enhancements in an All Programmable architecture that scales from 20 nm planar through 16 nm FinFET technologies and beyond, in addition to scaling from monolithic through 3D ICs. Through analytical co-optimization with the X ilinx V ivado® Design Suite, the UltraScale architecture provides massive routing capacity while intelligently resolving typical bottlenecks in ways never before possible. This design synergy achieves greater than 90% utilization with no performance degradation.   Some of the UltraScale architecture breakthroughs include:   • Strategic placement (virtually anywhere on the die) of ASIC-like system clocks, reducing clock skew by up to 50%    • Latency-producing pipelining is virtually unnecessary in systems with massively parallel bus architecture, increasing system speed and capability   • Potential timing-closure problems and interconnect bottlenecks are eliminated, even in systems requiring 90% or more resource utilization   • 3D IC integration makes it possible to build larger devices one process generation ahead of the current industr y standard    • Greatly increased system performance, including multi-gigabit serial transceivers, I/O, and memor y bandwidth is available within even smaller system power budgets   • Greatly enhanced DSP and packet handling   The Xilinx UltraScale architecture opens up whole new dimensions for designers of ultra-high-capacity solutions.

    標(biāo)簽: UltraScale Xilinx 架構(gòu)

    上傳時間: 2013-11-21

    上傳用戶:wxqman

  • 小波分解源代碼

    小波分解源代碼,基于Scilab!Scilab是一個OpenSource的類似matlab的工具,通過該源代碼可以為開發(fā)小波分析提供參考!

    標(biāo)簽: 小波分解 源代碼

    上傳時間: 2015-09-25

    上傳用戶:王小奇

  • RTOS-嵌入式系統(tǒng)微內(nèi)核概念和實現(xiàn) Realtime Operating Systems Concepts and Implementation of Microkernels for Emb

    RTOS-嵌入式系統(tǒng)微內(nèi)核概念和實現(xiàn) Realtime Operating Systems Concepts and Implementation of Microkernels for Embedded Systems Dr. Jürgen Sauermann, Melanie Thelen

    標(biāo)簽: Implementation Microkernels Operating Concepts

    上傳時間: 2014-01-03

    上傳用戶:zgu489

  • BP人工神經(jīng)網(wǎng)絡(luò)算法

    BP人工神經(jīng)網(wǎng)絡(luò)算法,用java代碼實現(xiàn),用scilab圖像顯示,案例是港口吞吐量的預(yù)測

    標(biāo)簽: 人工神經(jīng) 網(wǎng)絡(luò)算法

    上傳時間: 2016-10-28

    上傳用戶:思琦琦

  • Graphic Library for screen pg12864 handled by lpc21xx controller. Project was developed with IAR emb

    Graphic Library for screen pg12864 handled by lpc21xx controller. Project was developed with IAR embedded workbench.

    標(biāo)簽: controller developed Graphic Library

    上傳時間: 2017-04-23

    上傳用戶:duoshen1989

主站蜘蛛池模板: 将乐县| 沈阳市| 湘潭县| 周口市| 行唐县| 仁化县| 甘肃省| 临汾市| 晋城| 双城市| 元朗区| 文水县| 新晃| 龙川县| 灌云县| 昭平县| 澳门| 高尔夫| 新乡县| 南陵县| 布拖县| 河北省| 湘乡市| 宁南县| 博罗县| 丹东市| 罗江县| 遵义市| 三亚市| 申扎县| 浠水县| 万州区| 绥滨县| 枣强县| 思南县| 平乡县| 安达市| 习水县| 隆安县| 宁南县| 金堂县|