亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲(chóng)蟲(chóng)首頁(yè)| 資源下載| 資源專(zhuān)輯| 精品軟件
登錄| 注冊(cè)

Gray-level

  • US Navy VHDL Modelling Guide

      This document was developed under the Standard Hardware and Reliability Program (SHARP) TechnologyIndependent Representation of Electronic Products (TIREP) project. It is intended for use by VHSIC HardwareDescription Language (VHDL) design engineers and is offered as guidance for the development of VHDL modelswhich are compliant with the VHDL Data Item Description (DID DI-EGDS-80811) and which can be providedto manufacturing engineering personnel for the development of production data and the subsequent productionof hardware. Most VHDL modeling performed to date has been concentrated at either the component level orat the conceptual system level. The assembly and sub-assembly levels have been largely disregarded. Under theSHARP TIREP project, an attempt has been made to help close this gap. The TIREP models are based upon lowcomplexity Standard Electronic Modules (SEM) of the format A configuration. Although these modules are quitesimple, it is felt that the lessons learned offer guidance which can readily be applied to a wide range of assemblytypes and complexities.

    標(biāo)簽: Modelling Guide Navy VHDL

    上傳時(shí)間: 2013-11-20

    上傳用戶(hù):pzw421125

  • FPGA設(shè)計(jì)重利用方法(Design Reuse Methodology)

      FPGAs have changed dramatically since Xilinx first introduced them just 15 years ago. In thepast, FPGA were primarily used for prototyping and lower volume applications; custom ASICswere used for high volume, cost sensitive designs. FPGAs had also been too expensive and tooslow for many applications, let alone for System Level Integration (SLI). Plus, the development

    標(biāo)簽: Methodology Design Reuse FPGA

    上傳時(shí)間: 2013-11-01

    上傳用戶(hù):shawvi

  • Design Safe Verilog State Machine(Synplicity)

      One of the strengths of Synplify is the Finite State Machine compiler. This is a powerfulfeature that not only has the ability to automatically detect state machines in the sourcecode, and implement them with either sequential, gray, or one-hot encoding. But alsoperform a reachability analysis to determine all the states that could possibly bereached, and optimize away all states and transition logic that can not be reached.Thus, producing a highly optimal final implementation of the state machine.

    標(biāo)簽: Synplicity Machine Verilog Design

    上傳時(shí)間: 2013-10-20

    上傳用戶(hù):蒼山觀海

  • 數(shù)字與模擬電路設(shè)計(jì)技巧

    數(shù)字與模擬電路設(shè)計(jì)技巧IC與LSI的功能大幅提升使得高壓電路與電力電路除外,幾乎所有的電路都是由半導(dǎo)體組件所構(gòu)成,雖然半導(dǎo)體組件高速、高頻化時(shí)會(huì)有EMI的困擾,不過(guò)為了充分發(fā)揮半導(dǎo)體組件應(yīng)有的性能,電路板設(shè)計(jì)與封裝技術(shù)仍具有決定性的影響。 模擬與數(shù)字技術(shù)的融合由于IC與LSI半導(dǎo)體本身的高速化,同時(shí)為了使機(jī)器達(dá)到正常動(dòng)作的目的,因此技術(shù)上的跨越競(jìng)爭(zhēng)越來(lái)越激烈。雖然構(gòu)成系統(tǒng)的電路未必有clock設(shè)計(jì),但是毫無(wú)疑問(wèn)的是系統(tǒng)的可靠度是建立在電子組件的選用、封裝技術(shù)、電路設(shè)計(jì)與成本,以及如何防止噪訊的產(chǎn)生與噪訊外漏等綜合考慮。機(jī)器小型化、高速化、多功能化使得低頻/高頻、大功率信號(hào)/小功率信號(hào)、高輸出阻抗/低輸出阻抗、大電流/小電流、模擬/數(shù)字電路,經(jīng)常出現(xiàn)在同一個(gè)高封裝密度電路板,設(shè)計(jì)者身處如此的環(huán)境必需面對(duì)前所未有的設(shè)計(jì)思維挑戰(zhàn),例如高穩(wěn)定性電路與吵雜(noisy)性電路為鄰時(shí),如果未將噪訊入侵高穩(wěn)定性電路的對(duì)策視為設(shè)計(jì)重點(diǎn),事后反復(fù)的設(shè)計(jì)變更往往成為無(wú)解的夢(mèng)魘。模擬電路與高速數(shù)字電路混合設(shè)計(jì)也是如此,假設(shè)微小模擬信號(hào)增幅后再將full scale 5V的模擬信號(hào),利用10bit A/D轉(zhuǎn)換器轉(zhuǎn)換成數(shù)字信號(hào),由于分割幅寬祇有4.9mV,因此要正確讀取該電壓level并非易事,結(jié)果造成10bit以上的A/D轉(zhuǎn)換器面臨無(wú)法順利運(yùn)作的窘境。另一典型實(shí)例是使用示波器量測(cè)某數(shù)字電路基板兩點(diǎn)相隔10cm的ground電位,理論上ground電位應(yīng)該是零,然而實(shí)際上卻可觀測(cè)到4.9mV數(shù)倍甚至數(shù)十倍的脈沖噪訊(pulse noise),如果該電位差是由模擬與數(shù)字混合電路的grand所造成的話(huà),要測(cè)得4.9 mV的信號(hào)根本是不可能的事情,也就是說(shuō)為了使模擬與數(shù)字混合電路順利動(dòng)作,必需在封裝與電路設(shè)計(jì)有相對(duì)的對(duì)策,尤其是數(shù)字電路switching時(shí),ground vance noise不會(huì)入侵analogue ground的防護(hù)對(duì)策,同時(shí)還需充分檢討各電路產(chǎn)生的電流回路(route)與電流大小,依此結(jié)果排除各種可能的干擾因素。以上介紹的實(shí)例都是設(shè)計(jì)模擬與數(shù)字混合電路時(shí)經(jīng)常遇到的瓶頸,如果是設(shè)計(jì)12bit以上A/D轉(zhuǎn)換器時(shí),它的困難度會(huì)更加復(fù)雜。

    標(biāo)簽: 數(shù)字 模擬電路 設(shè)計(jì)技巧

    上傳時(shí)間: 2014-02-12

    上傳用戶(hù):wenyuoo

  • UART 4 UART參考設(shè)計(jì),Xilinx提供VHDL代碼

    UART 4 UART參考設(shè)計(jì),Xilinx提供VHDL代碼 uart_vhdl This zip file contains the following folders:  \vhdl_source  -- Source VHDL files:      uart.vhd  - top level file      txmit.vhd - transmit portion of uart      rcvr.vhd -  - receive portion of uart \vhdl_testfixture  -- VHDL Testbench files. This files only include the testbench behavior, they         do not instantiate the DUT. This can easily be done in a top-level VHDL          file or a schematic. This folder contains the following files:      txmit_tb.vhd  -- Test bench for txmit.vhd.      rcvr_tf.vhd  -- Test bench for rcvr.vhd.

    標(biāo)簽: UART Xilinx VHDL 參考設(shè)計(jì)

    上傳時(shí)間: 2013-11-02

    上傳用戶(hù):18862121743

  • xilinx FPGAs在工業(yè)中的應(yīng)用

      The revolution of automation on factory floors is a key driver for the seemingly insatiable demand for higher productivity, lower total cost of ownership,and high safety. As a result, industrial applications drive an insatiable demand of higher data bandwidth and higher system-level performance.   This white paper describes the trends and challenges seen by designers and how FPGAs enable solutions to meet their stringent design goals.

    標(biāo)簽: xilinx FPGAs 工業(yè) 中的應(yīng)用

    上傳時(shí)間: 2013-11-08

    上傳用戶(hù):yan2267246

  • Linux PCMCIA Card Services - Linux support for PCMCIA and CardBus devices, including kernel services

    Linux PCMCIA Card Services - Linux support for PCMCIA and CardBus devices, including kernel services, client drivers, and user-level utilities.

    標(biāo)簽: PCMCIA Linux including Services

    上傳時(shí)間: 2014-01-18

    上傳用戶(hù):tyler

  • 用匯編編寫(xiě)的河內(nèi)塔程序 將第一柱a上n-1個(gè)盤(pán)借助第二柱c移到第三柱b 把a(bǔ)上剩下的一個(gè)盤(pán)移到c 將n-1個(gè)盤(pán)從b借助a移到第三柱c 這三步是圖示河內(nèi)塔的根本方法 功能一:自己動(dòng)手移動(dòng)河內(nèi)塔 先按左右

    用匯編編寫(xiě)的河內(nèi)塔程序 將第一柱a上n-1個(gè)盤(pán)借助第二柱c移到第三柱b 把a(bǔ)上剩下的一個(gè)盤(pán)移到c 將n-1個(gè)盤(pán)從b借助a移到第三柱c 這三步是圖示河內(nèi)塔的根本方法 功能一:自己動(dòng)手移動(dòng)河內(nèi)塔 先按左右鍵選擇要移的盤(pán),按箭頭上鍵確定 再按左右鍵移到要的盤(pán) 如此,再根據(jù)河內(nèi)塔的規(guī)則確定較好的次數(shù)step2 功能二:圖示河內(nèi)塔移動(dòng)過(guò)程 根據(jù)河內(nèi)塔的基本方法,確定圖象,按任意鍵選下一步,(開(kāi)始時(shí)輸入level)

    標(biāo)簽: 匯編 編寫(xiě) 程序 移動(dòng)

    上傳時(shí)間: 2015-01-10

    上傳用戶(hù):chenbhdt

  • An implementation of the TCP/IP protocol suite for the LINUX operating system. INET is implemented u

    An implementation of the TCP/IP protocol suite for the LINUX operating system. INET is implemented using the BSD Socket interface as the means of communication with the user level.

    標(biāo)簽: implementation implemented the operating

    上傳時(shí)間: 2015-02-25

    上傳用戶(hù):xuanjie

  • The flpydisk sample is a floppy driver that resides in the directory \NtddkSrcStorageFdcFlpydsk. It

    The flpydisk sample is a floppy driver that resides in the directory \\Ntddk\Src\Storage\Fdc\Flpydsk. It is similar to a class driver in that it sits a level above the floppy disk controller in the driver stack, and brokers communication between the application level and the low-level driver. The floppy driver takes commands from the application and then calls routines in the controller which will in turn perform the actual interaction with the device. The sample compiles in 64-bit, but has not been tested in this environment. It is compatible with x86 and Alpha platforms.

    標(biāo)簽: NtddkSrcStorageFdcFlpydsk directory flpydisk resides

    上傳時(shí)間: 2015-03-30

    上傳用戶(hù):龍飛艇

主站蜘蛛池模板: 平潭县| 来宾市| 防城港市| 青岛市| 禄劝| 台东市| 武功县| 普安县| 德化县| 昆明市| 新乡县| 凤庆县| 泰安市| 韶山市| 新绛县| 祁阳县| 南通市| 安多县| 安仁县| 中卫市| 秦皇岛市| 航空| 施秉县| 新巴尔虎左旗| 黔西县| 剑河县| 神池县| 那曲县| 吉林省| 陆河县| 都匀市| 项城市| 赫章县| 双牌县| 本溪市| 黔西县| 扬州市| 儋州市| 科技| 丹江口市| 涡阳县|