亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁| 資源下載| 資源專輯| 精品軟件
登錄| 注冊

CPLd-PCI

  • FPGA與CPLD的區別概述

    FPGA與CPLD區別

    標簽: FPGA CPLD

    上傳時間: 2013-10-25

    上傳用戶:qw12

  • CPLD最小系統原理圖

    CPLD最小系統設計

    標簽: CPLD 最小系統 原理圖

    上傳時間: 2013-12-23

    上傳用戶:410805624

  • cpld開發套件光盤說明

    cpld開發套件光盤說明

    標簽: cpld 開發套件 光盤

    上傳時間: 2013-10-24

    上傳用戶:hfmm633

  • XAPP444 - CPLD配件,技巧和竅門

    Most designers wish to utilize as much of a device as possible in order to enhance the overallproduct performance, or extend a feature set. As a design grows, inevitably it will exceed thearchitectural limitations of the device. Exactly why a design does not fit can sometimes bedifficult to determine. Programmable logic devices can be configured in almost an infinitenumber of ways. The same design may fit when you use certain implementation switches, andfail to fit when using other switches. This application note attempts to clarify the CPLD softwareimplementation (CPLDFit) options, as well as discuss implementation tips in CoolRunnerTM-IIdesigns in order to maximize CPLD utilization.

    標簽: XAPP CPLD 444 配件

    上傳時間: 2014-01-11

    上傳用戶:a471778

  • XAPP105 - CPLD VHDL介紹

    This introduction covers the fundamentals of VHDL as applied to Complex ProgrammableLogic Devices (CPLDs). Specifically included are those design practices that translate soundlyto CPLDs, permitting designers to use the best features of this powerful language to extractoptimum performance for CPLD designs.

    標簽: XAPP CPLD VHDL 105

    上傳時間: 2013-11-21

    上傳用戶:gtf1207

  • XAPP380 -利用CoolRunner-II CPLD創建交叉點開關

      This application note provides a functional description of VHDL source code for a N x N DigitalCrosspoint Switch. The code is designed with eight inputs and eight outputs in order to targetthe 128-macrocell CoolRunner™-II CPLD device but can be easily expanded to target higherdensity devices. To obtain the VHDL source code described in this document, go to sectionVHDL Code, page 5 for instructions.

    標簽: CoolRunner-II XAPP CPLD 380

    上傳時間: 2013-10-26

    上傳用戶:kiklkook

  • WP264-在數字視頻應用中使用CPLD

      The CoolRunner-II CPLD is a highly uniform family of fast, low-power devices. Theunderlying architecture is a traditional CPLD architecture, combining macrocells intofunction blocks interconnected with a global routing matrix, the Xilinx AdvancedInterconnect Matrix (AIM). The function blocks use a PLA configuration that allowsall product terms to be routed and shared among any of the macrocells of the functionblock.

    標簽: CPLD 264 WP 數字

    上傳時間: 2013-11-03

    上傳用戶:1037540470

  • XAPP944 - 將Xilinx CoolRunner-II CPLD用作數據流開關

      This application note shows how a Xilinx CoolRunnerTM-II CPLD can be used as a simplelogical switch that can quickly and reliably select between different MPEG video sources. Thesource code for the design is available on the Xilinx website, and is linked from the “VHDLCode” section. The code can be expanded by the user to perform additional operations usingthe remaining CPLD resources

    標簽: CoolRunner-II Xilinx XAPP CPLD

    上傳時間: 2013-12-16

    上傳用戶:qwer0574

  • XAPP708 -133MHz PCI-X到128MB DDR小型DIMM存儲器橋

      The Virtex-4 features, such as the programmable IDELAY and built-in FIFO support, simplifythe bridging of a high-speed, PCI-X core to large amounts of DDR-SDRAM memory. Onechallenge is meeting the PCI-X target initial latency specification. PCI-X Protocol Addendum tothe PCI Local Bus Specification Revision 2.0a ([Ref 6]) dictates that when a target signals adata transfer, "the target must do so within 16 clocks of the assertion of FRAME#." PCItermination transactions, such as Split Response/Complete, are commonly used to meet thelatency specifications. This method adds complexity to the design, as well as additional systemlatency. Another solution is to increase the ratio of the memory frequency to the PCI-X busfrequency. However, this solution increases the required power and clock resource usage.

    標簽: PCI-X XAPP DIMM 708

    上傳時間: 2013-11-24

    上傳用戶:18707733937

  • 基于CPLD的VHDL語言數字鐘(含秒表)設計

    利用一塊芯片完成除時鐘源、按鍵、揚聲器和顯示器(數碼管)之外的所有數字電路功能。所有數字邏輯功能都在CPLD器件上用VHDL語言實現。這樣設計具有體積小、設計周期短(設計過程中即可實現時序仿真)、調試方便、故障率低、修改升級容易等特點。 本設計采用自頂向下、混合輸入方式(原理圖輸入—頂層文件連接和VHDL語言輸入—各模塊程序設計)實現數字鐘的設計、下載和調試。

    標簽: CPLD VHDL 語言 數字

    上傳時間: 2013-10-24

    上傳用戶:古谷仁美

主站蜘蛛池模板: 罗源县| 搜索| 安阳县| 天台县| 象州县| 大宁县| 抚顺县| 龙游县| 泰州市| 普宁市| 永修县| 平南县| 伊宁县| 体育| 莱西市| 景泰县| 钟祥市| 莱芜市| 浦北县| 河北区| 武义县| 永春县| 淮北市| 谢通门县| 卓尼县| 阳原县| 绥江县| 绵阳市| 铅山县| 安阳市| 夏津县| 河东区| 崇阳县| 界首市| 贵南县| 怀宁县| 象州县| 丘北县| 鸡东县| 修文县| 东乌珠穆沁旗|