在Protel2004中進(jìn)行PCB的完備的CAM輸出。首先,我們可以輸出的gerber文件, 操作如下:1:畫好PCB后,在PCB 的文件環(huán)境中,左鍵點(diǎn)擊File\Fabrication Outputs\Gerber Files,進(jìn)入Gerber setup 界面
標(biāo)簽: Designer Altium CAM PCB
上傳時(shí)間: 2013-10-14
上傳用戶:aeiouetla
Abstract: We don't expect manufacturers to produce clothes that in one size that fits everyone. In thesame way, one ESD component can't solve all issues—each application has different ESD requirements.Knowing that "one size fits all" cannot apply to power design, the power designer, or the engineering"super hero," must consider all the potential disruptions to a steady flow of power and thenvarious waysto mitigate them. This tutorial describes voltage- and current-limiting devices and risetime reducers tomanage the power. It also points to free and low-cost software tools to help design lowpass filters, checkcapacitor self-resonance, and simulate circuits.
標(biāo)簽: 電源工程師 電路設(shè)計(jì)
上傳時(shí)間: 2013-11-18
上傳用戶:zhouxuepeng1
針對(duì)TI公司最新發(fā)布的TMS320C6678 DSP設(shè)計(jì)出一種實(shí)用有效的電源。采用統(tǒng)一的12 V電源供電,制作出滿足電壓幅值要求與時(shí)序要求的開關(guān)電源。該設(shè)計(jì)主要由各類電源轉(zhuǎn)換電路組成,并通過使用Fusion Digital Power Designer軟件對(duì)電源芯片進(jìn)行編程。仿真結(jié)果表明,該電源工作穩(wěn)定,各方面的參數(shù)均符合要求。
上傳時(shí)間: 2013-10-12
上傳用戶:asdstation
The makers of handheld medical, industrial and consumerdevices use a wide variety of high resolution, small tomedium sized color TFT LCD displays. The power supplydesigners for these displays must contend with shrinkingboard area, tight schedules, and variations in displaytypes and feature requirements. The LTC®3524 simplifi esthe designer’s job by combining a versatile, easily programmed,TFT LCD bias supply and white LED backlightdriver in a low profi le 4mm × 4mm QFN package.
上傳時(shí)間: 2013-10-26
上傳用戶:chens000
In a recent discussion with a system designer, the requirementfor his power supply was to regulate 1.5Vand deliver up to 40A of current to a load that consistedof four FPGAs. This is up to 60W of power that must bedelivered in a small area with the lowest height profi lepossible to allow a steady fl ow of air for cooling. Thepower supply had to be surface mountable and operateat high enough effi ciency to minimize heat dissipation.He also demanded the simplest possible solution so histime could be dedicated to the more complex tasks. Asidefrom precise electrical performance, this solution had toremovethe heat generated during DC to DC conversionquickly so that the circuit and the ICs in the vicinity do notoverheat. Such a solution requires an innovative designto meet these criteria:
標(biāo)簽: FPGA DCDC 集成 穩(wěn)壓器
上傳時(shí)間: 2013-11-24
上傳用戶:defghi010
As logic systems get larger and more complex, theirsupply current requirements continue to rise. Systemsrequiring 100A are fairly common. A high current powersupply to meet such requirements usually requires parallelingseveral power regulators to alleviate the thermalstress on the individual power components. A powersupply designer is left with the choice of how to drive theseparalleled regulators: brute-force single-phase or smartPolyPhaseTM.
標(biāo)簽: 高效率 密度 多相轉(zhuǎn)換器 高電流
上傳時(shí)間: 2013-10-08
上傳用戶:zhqzal1014
When a system designer specifies a nonisolated dc/dc powermodule, considering the needed input voltage range isequally as important as considering the required performanceattributes and features. Generally, nonisolated moduleshave either a narrow or a wide input voltage range. Narrowinputmodules typically have a nominal input voltage of3.3, 5, or 12 V. For systems that operate from a tightlyregulated input bus—such as those that do not use batterybackup—a narrow-input module is often adequate sincethe input remains fairly stable.Offering greater flexibility, wide-input modules operatewithin a range of 7 to 36 V, which includes the popular12- or 24-V industrial bus. This enables a single module tobe used for generating multiple voltages. These modulesare ideal for industrial controls, HVAC systems, vehicles,medical instrumentation, and other applications that usea loosely regulated distribution bus. In addition, systemspowered by a rectifier/battery charger with lead-acidbattery backup almost always require wide-input modules.System designers who choose power supplies may wantto take a close look at the latest generation of wide-inputdc/dc modules.
標(biāo)簽: Wide-input modules offer dc
上傳時(shí)間: 2014-12-24
上傳用戶:dragonhaixm
The MAX9257/MAX9258 programmable serializer/deserializer (SerDes) devices transfer both video data and control signals over the same twisted-pair cable. However, control data can only be transmitted during the vertical blank time, which is indicated by the control-channel-enabled output (CCEN) signal. The electronic control unit (ECU) firmware designer needs to know how quickly to respond to the CCEN signal before it times out and how to calculate this duration. This application note describes how to calculate the duration of the CCEN for the MAX9257/MAX9258 SerDes chipset. The calculation is based on STO timeout, clock frequency, and UART bit timing. The CCEN duration is programmable and can be closed if not in use.
標(biāo)簽: SerDes MAXX 9257 9258
上傳時(shí)間: 2014-01-24
上傳用戶:xingisme
The PCA9516 is a BiCMOS integrated circuit intended forapplication in I2C and SMBus systems.While retaining all the operating modes and features of the I2Csystem, it permits extension of the I2C-bus by buffering both the data(SDA) and the clock (SCL) lines, thus enabling five buses of 400 pF.The I2C-bus capacitance limit of 400 pF restricts the number ofdevices and bus length. Using the PCA9516 enables the systemdesigner to divide the bus into five segments off of a hub where anysegment to segment transition sees only one repeater delay.
標(biāo)簽: 5channel 9516 PCA I2C
上傳時(shí)間: 2013-11-21
上傳用戶:q123321
The PCA9517 is a CMOS integrated circuit that provides level shifting between lowvoltage (down to 0.9 V) and higher voltage (2.7 V to 5.5 V) I2C-bus or SMBus applications.While retaining all the operating modes and features of the I2C-bus system during thelevel shifts, it also permits extension of the I2C-bus by providing bidirectional buffering forboth the data (SDA) and the clock (SCL) lines, thus enabling two buses of 400 pF. Usingthe PCA9517 enables the system designer to isolate two halves of a bus for both voltageand capacitance. The SDA and SCL pins are over voltage tolerant and arehigh-impedance when the PCA9517 is unpowered.
標(biāo)簽: translating Level 9517 PCA
上傳時(shí)間: 2013-12-25
上傳用戶:wsf950131
蟲蟲下載站版權(quán)所有 京ICP備2021023401號(hào)-1