VERILOG HDL 實(shí)際工控項(xiàng)目源碼\r\n開發(fā)工具 altera quartus2
標(biāo)簽: VERILOG HDL 工控 項(xiàng)目
上傳時(shí)間: 2013-09-05
上傳用戶:youmo81
Protel99畫的一款四層工控板內(nèi)容詳細(xì),使用方便
上傳時(shí)間: 2013-09-13
上傳用戶:1397412112
ID 型號(hào)廠家用途構(gòu)造溝道v111(V) ixing(A) pdpch(W) waixing 1 2SJ11 東芝DC, LF A, JChop P 20 -10m 100m 4-2 2 2SJ12 東芝DC, LF A,J Chop P 20 -10m 100m 4-2 3 2SJ13 東芝DC, LF A, JChop P 20 -100m 600m 4-35 4 2SJ15 富士通DC, LF A J P 18 -10m 200m 4-1 5 2SJ16 富士通DC, LF A J P 18 -10m 200m 4-1 6 2SJ17 C-MIC J P 20 0.5m 10m 4-47 7 2SJ18 LF PA J(V) P 170 -5 63 4-45 8 2SJ19 NEC LF D J(V) P 140 -100m 800m 4-41 9 2SJ20 NEC LF PA J(V) P 100 -10 100 4-42 10 2SJ22 C-MIC J P 80 0.5m 50m 4-48 11 2SJ39 三菱LF A J P 50 -10m .15/CH 4-81 12 2SJ40 三菱LF A,A-SW J P 50 -10m 300m 4-151 13 2SJ43 松下LF A J P 50 20m 250m 4-80A 14 2SJ44 NEC LF LN A J P 40 -10m 400m 4-53A 15 2SJ45 NEC LF A J P 40 -10m 400m 4-53A 16 2SJ47 日立LF PA MOS P -100 -7 100 4-28A 17 2SJ48 日立LF PA, HS MPOSSW P -120 -7 100 4-28A 18 2SJ49 日立LF PA,HS PMSOWS P -140 -7 100 4-28A 19 2SJ49(H) 日立HS PSW MOS P -140 -7 100 4-28A 20 2SJ50 日立LF/HF PA,HMSO SPSW P -160 -7 100 4-28A 21 2SJ50(H) 日立HS PSW MOS P -160 -7 100 4-28A 22 2SJ51 日立LF LN A J P 40 -10m 800m 4-97A 23 2SJ55 日立LF/HF PA,HMSO SPSW P -180 -8 125 4-28A
標(biāo)簽: MOS 開關(guān)管 參數(shù)
上傳時(shí)間: 2013-10-10
上傳用戶:13162218709
介紹了一種新型線性自動(dòng)跟蹤工頻陷波器的電路結(jié)構(gòu)。該陷波器應(yīng)用于電子束曝光機(jī)束流測(cè)量電路中,用來抑制工頻干擾對(duì)測(cè)量精度的影響。基于對(duì)自動(dòng)跟蹤陷波器的基本工作原理分析,陷波器采用了頻率/電壓轉(zhuǎn)換器與壓控帶阻濾波器相結(jié)合的設(shè)計(jì)方案,成功地解決了工頻頻偏對(duì)常規(guī)工頻陷波器濾波性能的嚴(yán)重影響問題。提出了提高抑制工頻干擾能力的設(shè)計(jì)要點(diǎn)和電路調(diào)試方法。通過性能指標(biāo)的測(cè)試和長期實(shí)際運(yùn)行應(yīng)用,證明陷波器滿足了電子束測(cè)量中對(duì)工頻干擾進(jìn)行強(qiáng)抑制的要求,提高了電子束曝光機(jī)的制版質(zhì)量。
標(biāo)簽: 自動(dòng)跟蹤 工頻陷波器
上傳時(shí)間: 2013-11-13
上傳用戶:天涯
X電容是指跨于L-N之間的電容器, Y電容是指跨于L-G/N-G之間的電容器。(L=Line, N=Neutral, G=Ground).
標(biāo)簽: 電容
上傳時(shí)間: 2014-12-23
上傳用戶:haohao
第四章 信號(hào)分離電路 第四章 信號(hào)分離電路第一節(jié) 濾波器的基本知識(shí)一、濾波器的功能和類型1、功能:濾波器是具有頻率選擇作用的電路或運(yùn)算處理系統(tǒng),具有濾除噪聲和分離各種不同信號(hào)的功能。2、類型:按處理信號(hào)形式分:模擬濾波器和數(shù)字濾波器按功能分:低通、高通、帶通、帶阻按電路組成分:LC無源、RC無源、由特殊元件構(gòu)成的無源濾波器、RC有源濾波器按傳遞函數(shù)的微分方程階數(shù)分:一階、二階、高階第一節(jié) 濾波器的基本知識(shí) 第一節(jié) 濾波器的基本知識(shí)二、模擬濾波器的傳遞函數(shù)與頻率特性(一)模擬濾波器的傳遞函數(shù)模擬濾波電路的特性可由傳遞函數(shù)來描述。傳遞函數(shù)是輸出與輸入信號(hào)電壓或電流拉氏變換之比。經(jīng)分析,任意個(gè)互相隔離的線性網(wǎng)絡(luò)級(jí)聯(lián)后,總的傳遞函數(shù)等于各網(wǎng)絡(luò)傳遞函數(shù)的乘積。這樣,任何復(fù)雜的濾波網(wǎng)絡(luò),可由若干簡單的一階與二階濾波電路級(jí)聯(lián)構(gòu)成。 第一節(jié) 濾波器的基本知識(shí)(二)模擬濾波器的頻率特性模擬濾波器的傳遞函數(shù)H(s)表達(dá)了濾波器的輸入與輸出間的傳遞關(guān)系。若濾波器的輸入信號(hào)Ui是角頻率為w的單位信號(hào),濾波器的輸出Uo(jw)=H(jw)表達(dá)了在單位信號(hào)輸入情況下的輸出信號(hào)隨頻率變化的關(guān)系,稱為濾波器的頻率特性函數(shù),簡稱頻率特性。頻率特性H(jw)是一個(gè)復(fù)函數(shù),其幅值A(chǔ)(w)稱為幅頻特性,其幅角∮(w)表示輸出信號(hào)的相位相對(duì)于輸入信號(hào)相位的變化,稱為相頻特性。
上傳時(shí)間: 2014-12-23
上傳用戶:wutong
高速數(shù)字系統(tǒng)設(shè)計(jì)下載pdf:High-Speed Digital SystemDesign—A Handbook ofInterconnect Theory and DesignPracticesStephen H. HallGarrett W. HallJames A. McCallA Wiley-Interscience Publication JOHN WILEY & SONS, INC.New York • Chichester • Weinheim • Brisbane • Singapore • TorontoCopyright © 2000 by John Wiley & Sons, Inc.speeddigital systems at the platform level. The book walks the reader through everyrequired concept, from basic transmission line theory to digital timing analysis, high-speedmeasurement techniques, as well as many other topics. In doing so, a unique balancebetween theory and practical applications is achieved that will allow the reader not only tounderstand the nature of the problem, but also provide practical guidance to the solution.The level of theoretical understanding is such that the reader will be equipped to see beyondthe immediate practical application and solve problems not contained within these pages.Much of the information in this book has not been needed in past digital designs but isabsolutely necessary today. Most of the information covered here is not covered in standardcollege curricula, at least not in its focus on digital design, which is arguably one of the mostsignificant industries in electrical engineering.The focus of this book is on the design of robust high-volume, high-speed digital productssuch as computer systems, with particular attention paid to computer busses. However, thetheory presented is applicable to any high-speed digital system. All of the techniquescovered in this book have been applied in industry to actual digital products that have beensuccessfully produced and sold in high volume.Practicing engineers and graduate and undergraduate students who have completed basicelectromagnetic or microwave design classes are equipped to fully comprehend the theorypresented in this book. At a practical level, however, basic circuit theory is all thebackground required to apply the formulas in this book.
標(biāo)簽: 高速數(shù)字 系統(tǒng)設(shè)計(jì)
上傳時(shí)間: 2013-10-26
上傳用戶:縹緲
我司是專業(yè)PCB樣板制造的生產(chǎn)企業(yè)www.syjpcb.com/w 現(xiàn)在我司工程部提供的PCB設(shè)計(jì)規(guī)則要求
標(biāo)簽: PCB 可制造性 設(shè)計(jì)技術(shù)
上傳時(shí)間: 2013-12-17
上傳用戶:fanxiaoqie
PCB LAYOUT 術(shù)語解釋(TERMS)1. COMPONENT SIDE(零件面、正面)︰大多數(shù)零件放置之面。2. SOLDER SIDE(焊錫面、反面)。3. SOLDER MASK(止焊膜面)︰通常指Solder Mask Open 之意。4. TOP PAD︰在零件面上所設(shè)計(jì)之零件腳PAD,不管是否鑽孔、電鍍。5. BOTTOM PAD:在銲錫面上所設(shè)計(jì)之零件腳PAD,不管是否鑽孔、電鍍。6. POSITIVE LAYER:單、雙層板之各層線路;多層板之上、下兩層線路及內(nèi)層走線皆屬之。7. NEGATIVE LAYER:通常指多層板之電源層。8. INNER PAD:多層板之POSITIVE LAYER 內(nèi)層PAD。9. ANTI-PAD:多層板之NEGATIVE LAYER 上所使用之絕緣範(fàn)圍,不與零件腳相接。10. THERMAL PAD:多層板內(nèi)NEGATIVE LAYER 上必須零件腳時(shí)所使用之PAD,一般稱為散熱孔或?qū)住?1. PAD (銲墊):除了SMD PAD 外,其他PAD 之TOP PAD、BOTTOM PAD 及INNER PAD 之形狀大小皆應(yīng)相同。12. Moat : 不同信號(hào)的 Power& GND plane 之間的分隔線13. Grid : 佈線時(shí)的走線格點(diǎn)2. Test Point : ATE 測(cè)試點(diǎn)供工廠ICT 測(cè)試治具使用ICT 測(cè)試點(diǎn) LAYOUT 注意事項(xiàng):PCB 的每條TRACE 都要有一個(gè)作為測(cè)試用之TEST PAD(測(cè)試點(diǎn)),其原則如下:1. 一般測(cè)試點(diǎn)大小均為30-35mil,元件分布較密時(shí),測(cè)試點(diǎn)最小可至30mil.測(cè)試點(diǎn)與元件PAD 的距離最小為40mil。2. 測(cè)試點(diǎn)與測(cè)試點(diǎn)間的間距最小為50-75mil,一般使用75mil。密度高時(shí)可使用50mil,3. 測(cè)試點(diǎn)必須均勻分佈於PCB 上,避免測(cè)試時(shí)造成板面受力不均。4. 多層板必須透過貫穿孔(VIA)將測(cè)試點(diǎn)留於錫爐著錫面上(Solder Side)。5. 測(cè)試點(diǎn)必需放至於Bottom Layer6. 輸出test point report(.asc 檔案powerpcb v3.5)供廠商分析可測(cè)率7. 測(cè)試點(diǎn)設(shè)置處:Setuppadsstacks
標(biāo)簽: layout design pcb 硬件工程師
上傳時(shí)間: 2013-10-22
上傳用戶:pei5
LAYOUT REPORT .............. 1 目錄.................. 1 1. PCB LAYOUT 術(shù)語解釋(TERMS)......... 2 2. Test Point : ATE 測(cè)試點(diǎn)供工廠ICT 測(cè)試治具使用............ 2 3. 基準(zhǔn)點(diǎn) (光學(xué)點(diǎn)) -for SMD:........... 4 4. 標(biāo)記 (LABEL ING)......... 5 5. VIA HOLE PAD................. 5 6. PCB Layer 排列方式...... 5 7.零件佈置注意事項(xiàng) (PLACEMENT NOTES)............... 5 8. PCB LAYOUT 設(shè)計(jì)............ 6 9. Transmission Line ( 傳輸線 )..... 8 10.General Guidelines – 跨Plane.. 8 11. General Guidelines – 繞線....... 9 12. General Guidelines – Damping Resistor. 10 13. General Guidelines - RJ45 to Transformer................. 10 14. Clock Routing Guideline........... 12 15. OSC & CRYSTAL Guideline........... 12 16. CPU
上傳時(shí)間: 2013-12-20
上傳用戶:康郎
蟲蟲下載站版權(quán)所有 京ICP備2021023401號(hào)-1